

# CS 110 Computer Architecture Digital Circuits and Systems

**Instructors:** 

**Siting Liu & Chundong Wang** 

Course website: https://toast-

lab.sist.shanghaitech.edu.cn/courses/CS110@ShanghaiTech/Spring-2024/index.html

School of Information Science and Technology (SIST)

**ShanghaiTech University** 

#### Administratives

- Be on time! Only those submissions before ddl will receive marks, otherwise you got 0. So START EARLY!
- You are responsible for your submissions. Make sure that we are able to mark it. Do follow the instructions for each assignments.
- Lab 4 available, please prepare in advance!
- Proj1.1 released, individual work, ddl April 8th
- Discussion this week on CALL/RISC-V, useful for Proj1.1, covered by TA Chen Suting at teaching center 301.

#### Outline

- Digital system
- Combinational logics
  - □ From transistors to basic logic gates
  - □ From logic gates to combinational circuits
    - Boolean algebra
    - Boolean expression
    - Truth table
- State elements
- Useful building blocks

#### Where are we?

```
temp = v[k];
        High Level Language
                                            v[k] = v[k+1];
          Program (e.g., C)
                                            v[k+1] = temp;
                     Compiler
                                                t0, 0(s2)
                                            lw t1, 4(s2)
        Assembly Language
                                                 t1, 0(s2)
       Program (e.g., RISC-V)
                                                 t0, 4(s2)
                                            SW
                    Assembler
                                            0000 1001 1100 0110 1010 1111 0101 1000
         Machine Language
                                            1010 1111 0101 1000 0000 1001 1100 0110
          Program (RISC-V)
                                            1100 0110 1010 1111 0101 1000 0000 1001
                                            0101 1000 0000 1001 1100 0110 1010 1111
   Machine
Interpretation
                                                                       We are here!
                                                Register File
 Hardware Architecture Description
        (e.g., block diagrams)
                                                  ALU
 Architecture
Implementation
                                                                     Bottom-up
      Logic Circuit Description
    (Circuit Schematic Diagrams)
```

# Hardware (HW) Design

- Next several weeks: how a modern processor is built, starting with basic elements (transistors) as building blocks
- Why study hardware design?
  - Understand capabilities and limitations of HW in general and processors in particular
  - What processors can do fast and what they can't do fast (avoid slow things if you want your code to run fast!)
  - Background for more in-depth HW courses (Digital circuit/VLSI/AI computing system, etc.)
  - There is only so much you can do with standard processors: you may need to design own custom HW for extra performance
    - Even some commercial processors today have customizable hardware!
    - E.g. Google Tensor Processing Unit (TPU)

# Components of Computers



# Switches: Basic Element of Physical Implementations

 Implementing a simple circuit (arrow shows action if wire changes to "1" or is asserted):



Off-switch (if A is "0" or unasserted) turns-off light bulb (Z)



On-switch (if A is "1" or asserted) turns-on light bulb (Z)

$$Z \equiv A$$

#### **Switches**

Compose switches into more complex ones (Boolean functions):



### Revisit: Binary System

- 0 and 1 (binary digit or bit, unit of information entropy)
- Decided by the characteristic of semiconductor devices (bi-stable states)
  - They can also be considered as voltage-controlled switches
- Resilient to noise (threshold)
- Supported by Boolean algebra theory (George Boole, 1854)
- Basic operations: ^, |, ~



# Binary Representation of Signals

- High voltage (V<sub>dd</sub>) represents 1, or true
  - In modern microprocessors, Vdd ~ 1.0 Volt
- Low voltage (0 Volt or Ground) represents 0, or false
- Digital: discretize signal/voltage to a 0 or a 1
  - This removes noise as signals propagate a big advantage of digital systems over analog systems
  - Circuits to discriminate between two possible inputs are simple to implement and have scaled well with Moore's Law.
- If one switch can control another switch with digital signal, we can build a computer!
- Our switches: CMOS transistors

Logic "High" (1) range

Intermediate undefined

Logic "Low" (0) range

#### NMOS & PMOS Transistors

- Three terminals: source, gate, and drain
  - Basic model





n-channel transitor
 off when voltage at Gate is low
 on when:
voltage (Gate) > voltage (Threshold)

(**High** resistance when gate voltage **Low**, **Low** resistance when gate voltage **High**)



p-channel transistor
 on when voltage at Gate is low
 off when:
voltage (Gate) > voltage (Threshold)

(**Low** resistance when gate voltage **Low**, **High** resistance when gate voltage **High**)

#### NMOS & PMOS Transistors: Clarifications

 Transistors can be modeled by resistors and capacitors, i.e., they can have non-ideal effects such as leakage and delay

Recent trend of transistors



Real stuff: AMD Zen 2



475M-transistor core slice is 7.83mm 2 with a 0.5MB L2 cache and 4MB of shared L3 cache

# Synchronous Digital System (SDS)

- A system that processes digital signals (0s and 1s)
- Synchronous digital systems consist of two basic types of circuits.
  - Combinational logic circuits (this lecture)
    - The outputs sorely depend on the input
    - No way to store information
  - State Elements (next time)
    - Circuits that store information
    - E.g., registers and memory
- CPU cores are SDS's

- Our Goal: Implement a RISC-V processor as a synchronous digital system.
- This SDS should have the capabilities to execute RISC-V instructions.

### From Transistors to Logic Gates

Complementary MOS (CMOS)



 $Z \equiv A and B$ 

Similarly



Logic "High" (1) range

Intermediate undefined

Logic "Low" (0) range

- N-type transistors (NMOS) pass weak 1 (Vdd Vth) and strong 0
- P-type transistors (PMOS) pass weak 0 (Vth) and strong 1
- Pairs of N/P-type transistors to pass strong 0 and strong 1

### The Simplest CMOS Circuits

Inverter/Not gate



#### **NAND** Gate

Truth table

| Α | В | 0 |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |



What about 3-input NAND? What about 2-input AND?

#### **NOR Gate**

Truth table

| Α | В | 0 |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |



What about 3-input NOR?

### General CMOS Logic Gates



# Basic Symbols

Standard symbols for logic gates



# From Logic Gates to Building Blocks

- Method 1: through boolean expressions (sum-of-minterm)
- Method 2: Karnauph Map

# Boolean Algebra

- Use plus "+" for OR
  - "logical sum" 1+0=0+1=1 (True); 1+1=2 (True); 0+0=0 (False)
- Use product for AND (a•b or implied via ab)
  - "logical product" 0.0 = 0.1 = 1.0 = 0 (False); 1.1 = 1 (True)
- "Bar" to mean complement (NOT)
- Thus

$$ab + a + \overline{c}$$

- $= a \cdot b + a + \overline{c}$
- = (a AND b) OR a OR (NOT c)



# Build Combinational Circuits with Basic Logic Gates

- Combinational circuits: the ones that the output of the digital circuits depends solely on its inputs; usually built with logic gates without feedback
  - Step 1: Write down truth table of the desired logic

For example build an XOR with AND/OR/NOT

| Α | В | 0 |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

# Build Combinational Circuits with Basic Logic Gates

- Combinational circuits: the ones that the output of the digital circuits depends solely on its inputs; usually built with logic gates without feedback
  - Step 2: Pick the lines with 1 as the output; write them down in Sum of Minterms (Product) form;

For example build an XOR with AND/OR/NOT

| A | В | 0 |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

#### **Minterms**

| $\overline{AB}$ | $m_0$ |
|-----------------|-------|
| $\overline{A}B$ | $m_1$ |
| $A\overline{B}$ | $m_2$ |
| AB              | $m_3$ |

# Build Combinational Circuits with Basic Logic Gates

- Combinational circuits: the ones that the output of the digital circuits depends solely on its inputs; usually built with logic gates without feedback
  - Step 3: Simplify using Laws of Boolean algebra;

For example build an XOR with AND/OR/NOT

| Α | В | 0 |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

$$0 = m_1 + m_2$$

#### **Minterms**

| $\overline{AB}$ | $m_0$ |
|-----------------|-------|
| $\overline{A}B$ | $m_1$ |
| $A\overline{B}$ | $m_2$ |
| AB              | $m_3$ |

# Laws of Boolean Algebra

#### AND form

$$X\overline{X} = \emptyset$$

$$X0 = \emptyset$$

$$X1 = X$$

$$XX = X$$

$$XY = YX$$

$$(XY)Z = X(YZ)$$

$$X(Y+Z) = XY+XZ$$

$$XY+X = X$$

$$XY = X$$

$$XY = X$$

#### **OR** form

$$X+\overline{X} = 1$$

$$X+1 = 1$$

$$X+0 = X$$

$$X+X = X$$

$$X+Y = Y+X$$

$$(X+Y)+Z = X+(Y+Z)$$

$$X+YZ = (X+Y)(X+Z)$$

$$(X+Y)X = X$$

$$\overline{X+Y} = \overline{XY}$$

Complementarity
Laws of 0's and 1's
Identities
Idempotent Laws
Commutativity
Associativity
Distribution
Absorption
DeMorgan's Law

#### Your turn!

- - Sum Carry

• 
$$0 + 0 = 0$$

• 
$$0 + 1 = 1$$

• 
$$1 + 0 = 1$$

• 
$$1 + 1 = 0$$

Build a half adder: • Build a 2-bit adder:

| • Sum            | Carry | Sum          | Car |
|------------------|-------|--------------|-----|
| • $00 + 00 = 00$ | 0     | 10 + 00 = 10 | 0   |
| • $00 + 01 = 01$ | 0     | 10 + 01 = 11 | 0   |
| • $00 + 10 = 10$ | 0     | 10 + 10 = 00 | 1   |
| • $00 + 11 = 11$ | 0     | 10 + 11 = 01 | 1   |
| • $01 + 00 = 01$ | 0     | 11 + 00 = 11 | 0   |
| • $01 + 01 = 10$ | 0     | 11 + 01 = 00 | 1   |
| • $01 + 10 = 11$ | 0     | 11 + 10 = 01 | 1   |
| • $01 + 11 = 00$ | 1     | 11 + 11 = 10 | 1   |
| AB CD            |       |              |     |

# Another Method — Karnauph Map (optional)



#### Each cell corresponds to a minterm

# Representations of Combinational Logic



### Build Larger Blocks—like LEGO®

01010101
+ 01110011

Build a full adder (FA): truth table

| Carry in | Α | В | Sum | Carry out |
|----------|---|---|-----|-----------|
| 0        | 0 | 0 | 0   | 0         |
| 0        | 0 | 1 | 1   | 0         |
| 0        | 1 | 0 | 1   | 0         |
| 0        | 1 | 1 | 0   | 1         |
| 1        | 0 | 0 | 1   | 0         |
| 1        | 0 | 1 | 0   | 1         |
| 1        | 1 | 0 | 0   | 1         |
| 1        | 1 | 1 | 1   | 1         |



#### Exercise

 Recall beq instruction. Build a comparator that makes the decision. 1 indicates "equal", 0 indicates "not equal"

#### Other Useful Combinational Circuits



• Multiplexer (2<sup>n</sup>-to-1)

